Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
1.Test slave communication, you need a softwave to create a data format.
*Deliver a "address" data format, and to measure sda waveform.
*If you can measure a "ack" on sda, you can program your slave device.
*If you can't measure a "ack" on sda, first try address 00,
second try pull high resister
2.If you want to do other purpose, please that me know, I hope I can help you.
Actually am doing using veriloga models in cadence, for that initially i require the state machine just for slave part. 1) just it has to read its address,
2) it has to read the data from the bus
3) it has to place the data on the bus
4) start and stop detect
5) it has to send ack
if you have state machine and related schematics for this plz send me yar
plz help me yar