karnopas
Newbie level 2
Hi All,
I have a problem doing LVS on Dracula and need your suggestion.
I drew a CMOS transistor width 1.405um in both schematic and layout (L=0.18um). However, Dracula LVS reports a mismatch.
It appears that Dracula had rounded the width in different ways, i.e. 1.40um in schematic and 1.41um in layout. It looks like Dracula have only 0.01um resolution.
The "scale" & "resolution" options were already set to 0.001.
How can I improve LVS resolution?
I have a problem doing LVS on Dracula and need your suggestion.
I drew a CMOS transistor width 1.405um in both schematic and layout (L=0.18um). However, Dracula LVS reports a mismatch.
It appears that Dracula had rounded the width in different ways, i.e. 1.40um in schematic and 1.41um in layout. It looks like Dracula have only 0.01um resolution.
The "scale" & "resolution" options were already set to 0.001.
How can I improve LVS resolution?