Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Matching and Layout problems !!!

Status
Not open for further replies.

Harja Alexandru

Newbie level 4
Joined
Dec 22, 2014
Messages
5
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
31
Hi,i have a question:
i have 2 transistors (in schermatic w=30u for A and w=30u for B and in layout w=1u).
For common centroid how i must to put them?
i need 30 transistors for A and 30 transistors for B.

i have an idea but i dont now if it is good:
D ABBA ABBA ABBA ABBA ABBA ABBA ABBA A D
D BAAB BAAB BAAB BAAB BAAB BAAB BAAB B D

It is correctly?
Thanks and sorry for my english!
 

The idea of the common centroid is to eliminate the effects of gradients across the two transistors. To minimize the gradient effect you want to use common centroid and have a compact & modular (square) layout. It seems that your idea can work but you might end up with a layout to long in one direction, defeating the purpose of the common centroid. You should try first by using larger w for the layout: 15u, 7.5u, 6u, and you can even combine common centorid with interdigitated fingers. Having a small unit transistors may force to have too much area overhead because of the routing.

Consider your matching requirements, if this a differential pair? current mirror? Based on that evaluate how much of matching techniques you should use.
 
The idea of the common centroid is to eliminate the effects of gradients across the two transistors. To minimize the gradient effect you want to use common centroid and have a compact & modular (square) layout. It seems that your idea can work but you might end up with a layout to long in one direction, defeating the purpose of the common centroid. You should try first by using larger w for the layout: 15u, 7.5u, 6u, and you can even combine common centorid with interdigitated fingers. Having a small unit transistors may force to have too much area overhead because of the routing.

Consider your matching requirements, if this a differential pair? current mirror? Based on that evaluate how much of matching techniques you should use.

If i use: ABBA (with w=15u)
BAAB
it is necessary to have left and right dummies?and if it is necessary,dummies must have w=1u or 15u with number of fingers =1?

- - - Updated - - -

Sorry for double post ,for example
ntitled.jpg


dummies's W What size should have? (15u or 1u)
Thanks!
 

D ABBA BAAB ABBA BAAB ABBA BAAB A D
D BAAB ABBA BAAB ABBA BAAB ABBA B D

How about this ??
 

Dummies is always recommended on the sides, where the drain and sources are. Since you are not using the devices, they can be thinner compared to the active transistors. There no physics behind my recommendation, but you can use a width size of 1.5x or 2x minimum width for the dummies. I just feel that using the smallest possible width may not protect against edging effects.
 

Hi...
For better matching, use large active areas for MOSFETs. Since random mismatch is inversely proportional to the square root of MOS active area.So increase MOSFET width from 1u.
Random mismatch=kp/sqrt(WL).

And also try to make the matching as compact as possible.(increase the no. of rows if its not differential)
Finally,there is no any specific rule for dimensions of dummies.
 

how about:

D ABBA BAAB ABBA BAAB ABBA D
D BAAB ABBA BAAB ABBA BAAB D
D ABBA BAAB ABBA BAAB ABBA D
 

i solved the problem but i have a new problem:

a have 4 transistors A -2 , B-2,C-10, D-2.
it is ok if i make that??

DUMMY CCAABBCC DUMMY
DUMMY CCCCDDCC DUMMY

And i have an other question (see in the picture):

Untitled.png
 

I would go with:
X CCAABBCC X
X CCCDDCCC X

since is more symmetric.

As for the second question, since you have the source of the left transistor on a different net, their sources should not be connected. You can do that if both sources are connected to the same net such as ground. In this case when you go from A to B or from B to A, you have to leave some space for their respective sources. What are you planning to connect to S2? The way you have it, you are connecting S2 to ground which is incorrect for the schematic that you have.
 

What is wrong here?LVS is not good! see in picture!
why?edaboard.png
 

What is your LVS error? Some processes doesn't allow to connect bottom plate without via from higher metal
 

Last edited:

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top