Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

IBM O18 CMOS decoupling capacitor

Status
Not open for further replies.

angyp

Newbie level 5
Joined
May 18, 2004
Messages
10
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
130
cmos decoupling capacitors

does anyone familiar with the capacitor model name PCDCAP? The PCDCAP is recommended for decoupling capacitor.

To assure that decoupling capacitors have a negligible effect on reliability and yield, it is recommended that:
1. Total Active Area with decoupling capacitors / Total active area without decoupling capacitors <1.02 .
2.If the design requires more decoupling capacitors the failure rate will scale approximately with the ratio given above. For example, if design has 100,000 um2 of total active area, and 10,000 um2 of this total consists of decoupling capacitors, the failure rate will be approximately 100,000 / 90,000 = 11% higher than if no decoupling capacitors were present in the design.

if i were to follow this rule i can only put a 20pF decoupling capacitor in the chip. for my design i need 200pF.
do i really have to follow the reliability rule to reduce the impact of reliability fails?
 

cmos capacitor

An offset violation from the yield and realibility coefficient of the PCDCAP would result in a direct short of Vdd and GND, which is highly not desirable. In the highlighted issue the offset is +0.09.

Rgds
 

cmos decoupling

what do you mean by an offset of 0.09. what i can do if i really need to put a 200pF capacitor as a decoupling capacitor inside the chip?
 

25u capacitor

I don't know much about IBM's technology, but a 200pF onchip capacitor can be implemented as an array of unit fractal capacitors. (sounds like the anti-thesis of the fractal theory, when i say 'unit')

A 1 pF fractal capacitor in TSMC CMOS 0.18 would be around 25u * 25u in 5 layers.

Since you are simply providing decoupling, this can be filled in all nooks and crannies and the offset wouldn't have an impact on it.
 

pcdcap

Hi uncle_urfi,

Do you have any paper about fractal capacitance that you could forward to me?

Regarding the upper limit in decoupling capacitance are ratio, IBM doesn sign off the project if you violate their rule.

Take care.
 

fractal capacitors

Firstly, you'd better follow the reliability rule. But I am wondering why you have only one choice to use this so call "PCDCAP", sorry about I have no experience on IBM process. In general TSMC/UMC, you can use MOS cap/ MIM cap/PIP cap or fractal cap. Your capacitance is not very big, so you can easily get 200PF by above components.


Raymond
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top