Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
If your load and FS current are fixed and If You need to design DAC operating with higher sampling frequency without dynamic behaviour deterioration (the same SFDR, SNHR, etc) You need to increase output impedance of DAC for this frequency (SFDR ~ Zout/Rload) and proper design of digital part.
Look for the Van den Bosch, Borremnas and Steyart papers about high speed nyquist DACs.
It's more likely that settling time is what's limiting
you, and with fixed load attributes the only thing
that will let you run faster sample rate is lower
accuracy expectations. Presuming you are accuracy
limited now. And what -is- limiting you now?
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.