Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Chip failure cause by clockgating cell

Status
Not open for further replies.

orinoflow

Newbie level 5
Joined
Nov 20, 2010
Messages
8
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,377
hi,every body!
I have had a lot of time on this question, but still have no answer now.
The chip is every thing ok but power consumption. By EMMI, we find the point cause the power consumption is on a clockgating cell.
gating.JPG
And I find that only when CK is high will power consumption occur(about 1 or 2 mA, each chip is different), when CK is low the power is nomal.
CK is connected to a Digtal PAD's input pin directly.
the chip has only one power domain。
thanks!
 

What is the fan out and loading on that inverter ? May be high loading increasing power consumption ..
 

fanout of the gating cell only have 5 flipflops. and it is a 16X cell, fanout ablility should be ok.
What is the fan out and loading on that inverter ? May be high loading increasing power consumption ..
 

1-How many clock gating of this type do you have in your design?
2- So the 1-2mA is only leakage power, as you indicate when CLK is high, the clock edge has no impact on the power?
 

1-How many clock gating of this type do you have in your design?
There are about 20 this type cells. But only the one who's CK connected to PAD's input pin caused power consumption.

2- So the 1-2mA is only leakage power, as you indicate when CLK is high, the clock edge has no impact on the power?
Yes, the clock edge does has no impact on the power。 And I find another thing : when E is set to low(E is a internal point in chip, but I can assure it is low throw special stimultiaon) the power is nomal again. That is to say, the problem is the latch cannot hold a "High" state normally! I suspect the High state is acturally not a high, but is a midstate.

Another thing : not all of the chip have such problems, about 1/20 chips are OK.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top