Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

xc9572 xilinx - no delay in the output

Status
Not open for further replies.

bnmbnm

Newbie level 3
Joined
Aug 29, 2009
Messages
3
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
india
Activity points
1,298
xc9572 xilinx

please send me,I USE COMMAND OF AFTER 10 NS OR ANY TIME .
AND WRITE MY PROGROM TO IC XC9572,BUT ,IN OUTPUT I CAN NOT SEE ANY DELAY,PLEASE HELP ME.
 

xc9572 xilinx

The timed HDL signal assignments are simulation tools only. Their purpose is in simulating the timing behaviour of external hardware and generation of simulation signals. They are ignored (if not causing an error) in synthesis.

To generate timed waveforms with programmable logic, you need a system clock and counters or state machines. Some logic famlies may offer progammable delays in the sub-nanosecond and low nanosecond range. The tools can also utilize routing delays to satisfy timing constraints set for the design.
 

Re: xc9572 xilinx

Mr.FVM saying is correct.
"after 10ns" command is not a synthesizeble command.
You can use it in test bench code to generate test input.

To.Mr.FVM
Will you please give me your personal mail ID.i want to discuss more in HDL.
I am from INDIA, TAMILNADU.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top