Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
you need to insert scan chain to your design and use ATPG tool to generate pattern. With scan chain inside and the pattern, the ATE tool can find the faulty chips.
People insert scan design (scan chains) in original circuit so that the controllability and observability of the circuit have been improved, i.e. the testability of the circuit has been improved. Besides this benefit, with the insertion of scan chains, the complexity of ATPG has also been reduced since sequential circuit turns into combinational circuit from the viewpoint of ATPG. Normally, people don’t want to put any extra logic into their original design for test purpose only; however it seems that the scan design has been the one of few exceptions which introduce extra overhead to original design and also have been widely accepted by the industry.
forget the 'theory', scan based theory(tedious) has been matured for long, you dont need it unless you want to specialize in testing or test relate tools development. As designer, all you need know is some design rule for test.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.