Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] Problem in Post-layout simulation

Status
Not open for further replies.

Maithreyi

Newbie level 4
Joined
Jun 10, 2011
Messages
6
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,349
Hi all,

I have done pre-layout and post-layout simulations for an analog circuit (using Cadence).

In Pre-layout and Post-layout simulations, voltage levels at all nodes are almost equal but there is difference in currents.

Currents in post-layout simulations are very less compared to the currents in pre-layout simulations.

What might be the reason for difference in currents? Is that due to the metal widths? Do I need to increase the metal widths till?

Can any1 plz help me out of this problem.

Thanks in advance.
 

As you have all the voltage levels, you should see the voltage drop on the connections, isn't it?
 

In the post layout simulation you have to use a "config view(i,e av_extracted view)" while using a ADE window..You might me using a schematic view only for both pre and post layout simulation..Also if your Layout is very small e.g take an inverter the extracted capacitor and resistance values are very less and hence the pre and post layout simulation might look same,but if you are doing a big layout there must be different outputs for pre-layout and post-layout simulation..
 

@erikl

S, there are very small voltage drops on connections.

But the current flow is quite different in pre-layout and post-layout simulations even though I maintained sufficient metal width for connections.

---------- Post added at 15:09 ---------- Previous post was at 15:06 ----------

@dsrinivasrao

I have used av_extracted_view itself, where the parasitics gets added for post_layout simulations.
 

... the current flow is quite different in pre-layout and post-layout simulations even though I maintained sufficient metal width for connections.

Which frequency are you using? Parasitic capacitance can increase the current considerably: i ~ 2πfC .
 

I am using 2.4GHz frequency.

To my surprise, I have seen -ve current in some of the paths. What would be the reason?
 

I am using 2.4GHz frequency.
I have seen -ve current in some of the paths. What would be the reason?

Don't know what your -ve means, but if this is your neg. power supply, you should also see this (DC) current from the pos. power supply. The reason could be charging the additional parasitic caps from the pos. supply and de-charging them to the neg. supply.
 

I mean, Current flowing from power supply to ground is negative.
 
Last edited:

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top