Please help me about this problem shown in the attachment image.
I have two possible routes for a clock line from device A to device B. As you can see, CASE A has more loop than case B. Both cases are shielded by vcc-vss pair.
The question is, which one is more prone to crosstalk: Case A or Case B? May I also know why is that so?
These cases confuses me already about which of them will I implement in layout.
I suspect one with shortest ground stubs will be better. But there are a few other factors with sharp corners , gap, track width and signals on other layers.
Although I can´t give an answer to the original question, my impression is that the 2nd option, due to have less breaks on path direction, depending on frequency range applyed, probably could be less susceptible to face problems related to reflection.
To a certain extent they can be helpful against crosstalk to adjacent signal routes at the same layer, not so much, however, against crosstalk to adjacent signal routes on layers below or above. In such case the screening could be extended to (virtual) GND layers above and below the clock line, which - on the other hand - increases the clock load capacitance quite a lot.
Another approach of course is to keep sensitive signal routes sufficiently far away, or - if necessary - cross with 2 differential mode signals, concerns sender or receiver.
Although I can´t give an answer to the original question, my impression is that the 2nd option, due to have less breaks on path direction, depending on frequency range applyed, probably could be less susceptible to face problems related to reflection.
IC layout is a three-dimensional thing and it's more or less useless to discuss the effect of specific structures without knowing the complete geometry, how many metal layers, what's below (and possibly above) the shown traces.
Antenna-like shields can work at lower frequencies, at higher frequencies their series inductance must be considered in analysis. Similarly the effect of trace bends is frequency dependant.
It would be also helpful to know the purpose of the line meanders. Is it intended as delay line respectively delay compensation? What are the load and source impedances.
The meanders are intended to add delay on the given path in the layout. The two devices are buffer circuits, parasitic RC being extracted. The line and vcc and vss shield are on the same metal layer, say M4, and the meander clock line is about 400um long (including the bends), 0.3um wide with spacing to its shield lines of 0.3u also.
I want to know by that two implementation which of the two is better in terms of crosstalk, and also want to know to create a SPICE model for the two implementation.