Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to choose the width and length for the digital logic design?

Status
Not open for further replies.

Esakki raja

Junior Member level 2
Joined
Jun 17, 2011
Messages
22
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,409
How to choose the width and length for the digital logic?

Are there rules that follow it?
 

Re: Digital logic design

What do you mean? Transistor width and Length? or else any?
 

Re: Digital logic design

what is digital logic that you are mentioning?
Length and Width of which component?
Be clear with your question?
 

Re: Digital logic design

i explain my question clearly .For example for the inverter design how to choose the pmos width and nmos width?is there any consideration like duty cycle and anything
 

Re: Digital logic design

You need to decide the width depending upon the correlation between the rise, time fall time and propagation delay of the inverter for multiple drive strengths.

You should be narrowing down the margin between rise and fall time .. ( difference if any should be in order of < 1 ps ).
In order to achieve this you may need to tweak the widths of the pmos and nmos..
Roughly for a SMIC 55 inverter with drive strength 1 you would need 1.15 um pmos and 500 nm nmos width to achieve this co-relation.
 

Re: Digital logic design

There are many articles about sizing of standard library cells, their width and length. just google it.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top