Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Fully-controlled single-phase scr bridge rectifier: Rl load

Status
Not open for further replies.

Barbarawi

Junior Member level 2
Joined
Oct 13, 2012
Messages
20
Helped
2
Reputation
4
Reaction score
2
Trophy points
1,283
Activity points
1,468
in the last post ::

press down link . to understand the project !

https://www.edaboard.com/threads/270615/

so far everything in the software "ISIS Proteus " working as I need

but in the LAB , when I connected the circuit .. the output is not like the output in the ISIS ..

I could not figure out what's the problem !! :shock: :cry:

this attachment can at least describe the problem !!

error in my output.jpg

is the problem from the type of the SCR thyristor ?!

but if it's the problem why in the half first cycle there's an output !?

so the problem in the next half cycle of the period
 

Browsing the said project, I only see snippets, no complete circuit. I don't feel motivated to search links and appended files for something meaningful.

I e.g. don't see how trigger circuit synchronization is managed. Presuming there's a zero crossing detector, that's a popular place where a real circuit might fail due to interferences generated by the load.

You can easily find out yourself by watching the trigger pulses together with the output waveform. Is the unwanted behaviour already present in the trigger pulses, or is it generated by the power circuit?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top