Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Combination of analog and digital in cadence

Status
Not open for further replies.

Girish Achary

Newbie level 5
Joined
Mar 5, 2012
Messages
8
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,324
we are using combination of auxiliary and charge scaling DAC for efficient DAC in SAR ADC implementation. We are designing this in cadence viruoso(180nm technology) and writing program for SAR in digital mode. Can you please suggest me how to give digital o/p to analog input.
 

2 ways of going about it.
1. Synthesize the digital code, do a technology mapping, and then instantiate the structural model of the digital code into the analog simulation.
2. Use a mixed signal simulator.
 

Compile your hdl code in 5x structure. (e. g.ncvhdl -use 5x) for checking for errors and including in cds.lib. If your code is available in library manager though cds.lib you can create a config cell and choose the right cell view in hierachy editor. After this you can simulate this config cell in ADE in ams mode.
 
1) As Erikl mentioned you need levelshiters at the end of your Digital O/P to your analog Inputs.
2) to run a mixed mode sim, you can select a suitable connectLib, which will perform the necessary voltage domain transitions.
If you are taping this chip out i would prefer using levelshifters to check.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top