Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

MPQ4470-AEC1 Layout guideline clarification

newbie_hs

Full Member level 1
Joined
Mar 4, 2023
Messages
96
Helped
1
Reputation
2
Reaction score
1
Trophy points
8
Activity points
770
Dear Team,

I am using MPQ4470-AEC1 in my design. In the datasheet page no 18 contains the layout guidelines.

I have some questions about guideline no:2 and no:3 .Those guidelines are given below.

  1. Place input capacitors on both VIN sides (PIN8 and PIN19) and as close to the IN and GND pins as possible.
  2. Place the decoupling capacitor as close to the VCC and GND pins as possible


Regarding placement ,they said only 'close' .
My question is how to calculate the maximum and minimum distance away from the IC so that I can place the parts(Capacitor).

Regards
 
The layout picture clarifies what "close" means. I'd translated it as minimal distance achievable with reasonable component spacing according to design rules.

1000002388.jpg
 
Minimal distance is monitored by your layout tool according to design rules in effect. Refer to assembly house requirements and IPC.

Maximal distance can't be simply calculated. You can estimate trace inductance by rules of thumb or determine it exactly in a FEM simulation. Know capacitor parasitic impedance and put all parameters in a SPICE simulation. Or just place capacitors "as close as possible" and verify switcher performance in real hardware.
 

LaTeX Commands Quick-Menu:

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top