What is Pseudo-E and Pseudo-D logic design ?

Status
Not open for further replies.

Dnyanesh993

Newbie level 2
Joined
Sep 19, 2016
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
18
In the field of organic/inorganic semiconductor devices implementing the digital logic with the help of CMOS logic is somewhat difficult due to the unipolar nature of the devices. So to implement a digital logic some research papers have provided the method of Pseudo-CMOS. In which they implemented the logic by using some terms like Pseudo-E and Pseudo-D logic. So, can tell me what these terms signify.
 

Enhancement and Depletion perhaps? Which pertain to
MOSFETs and maybe not organic devices, hence the
"pseudo"?

Earliest MOS logic were depletion-load PMOS (NMOS
being unreliable until mobile ion contamination and
gross oxide charge trapping got controlled). The MOS
devices would be fabricated with two different VT
implants (or natural bulk doping, and one adjust
implant where needed).
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…