Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Tetramax functional pattern simulation mismatch

Status
Not open for further replies.

windwarrior

Newbie level 1
Newbie level 1
Joined
Dec 25, 2012
Messages
1
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Visit site
Activity points
1,287
i generated functional patterns(.evcd files) through gate-level simulation(vcs), and then fed the patterns into tetramax for fault simulation.
but a lot of errors occurred during tetramax logic simulation(fault-free simulation), just as follows:
741 memaddr_comb[0](exp=0, got=x)
what should i do to fix this problem?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top