Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Regarding the 10 MHz reference clock generation from Zynq FPGA

Maitry07

Advanced Member level 4
Joined
Jun 29, 2022
Messages
105
Helped
0
Reputation
0
Reaction score
0
Trophy points
16
Activity points
926
Hello support team,

I have a requirement for 10 MHz clock generation (single ended -sine wave ) for my outdoor unit LNB through FPGA (zynq-7000 series). so is it possible to use below.

40 MHz TCXO interface to Clock capable pin >> Use of clocking wizard for the generation of 10 MHz >> assign the clocking wizard output to one of clock capable pin>> apply signal conditioning>>> single ended 50 ohm 10 MHz reference output.
--- Updated ---

Is the above suitable option for 10 MHz clock generation ?
 

LaTeX Commands Quick-Menu:

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top