Hi All,
I am a new bee into VLSI field. I was going through some of the coding guidelines for the HDL and one of them stated "The signals are to be designed ative low preferably."
I tried searching in the internet for the reasoning behind , foun some which was not convincing at all . They say and i quote
"If you consider the transistor level of a module, active low means the capacitor in the output terminal gets charged or discharged based on low to high and high to low transition respectively. when it goes from high to low it depends on the pull down resistor that pulls it down and it is relatively easy for the output capacitance to discharge rather than charging. hence people prefer using active low signals"
Can any one please let me know what exactly the reasoning behind making the signals active low
Thanks in advance
Abhiiii