devop
Full Member level 1

hi everyone:
I have a problem when a design the LDO.can somebody help me.
1,we use the Resr to compensate the loop ,but the ESR is too smill ,maybe 0.1 ~1,why dont we layout a resistance in the chip and use a C without ESR?
2,the esr is too small ,the resistance of pad maybe bigger than it ,how can we use a ESR to compensate??
3,the LDO block is one part of our chip ,but I don,t know the exact value of the C will be load on my block ,and i know the max current maybe 50mA,can someone give a recommended value?
thanks
I have a problem when a design the LDO.can somebody help me.
1,we use the Resr to compensate the loop ,but the ESR is too smill ,maybe 0.1 ~1,why dont we layout a resistance in the chip and use a C without ESR?
2,the esr is too small ,the resistance of pad maybe bigger than it ,how can we use a ESR to compensate??
3,the LDO block is one part of our chip ,but I don,t know the exact value of the C will be load on my block ,and i know the max current maybe 50mA,can someone give a recommended value?
thanks