I am wondering how to simulate the LO leakage of a transmitter, I tried transient and DFT to get the spectrum, while the results are too far away from the measurement. so could anyone tell me how to simulate such performance, by which analysis.
The simulation is with layout parasitics and mismatch is also included, the simulation shows that a -50dB LO rejection could be achieved, while turns out to be -20 after measurement.
The simulation is with layout parasitics and mismatch is also included, the simulation shows that a -50dB LO rejection could be achieved, while turns out to be -20 after measurement.
Device Mismatches and Layout Parasitics are not solely sufficient.They are main contributors but some others are also contributors such as EM leakage in the package.( If you do a RFIC design)
EM influence over inputs/outputs may sometimes be dominant compare to "electrical" ones and it's quite -unfortunately- difficult to predict this effect.
A 3D EM simulation-if applicable- may help to identify but it's really hard..
Also, 50dBc LO rejection is not practically realizable.35-40 dBc is acceptable.If you use IQ modulation ( I don't know what type ) Gain and Phase Balancing between the base-band signals impact the LO rejection ( and side-band rejection too). But I don't know the case..
Also, 50dBc LO rejection is not practically realizable.35-40 dBc is acceptable.If you use IQ modulation ( I don't know what type ) Gain and Phase Balancing between the base-band signals impact the LO rejection ( and side-band rejection too). But I don't know the case..
the spec for LO rejection is larger than -30dBc, thus I'm expecting a 40dBc from the simulation.
The TX is a BPSK modulation without IQ, the LO phase is selected by the baseband digital signals, thus I think DC offset at IF is the main cause for LO leakage. what do you think. And the main problem is what kind of simulation could give me a relatively correct result?
the mismatch process is included in the simulation by selecting the mc process corner of the model, I could get some worst case with 40dB leakage by montecarlo simulation.
And the LO is generated by a divider /2, only 0 and 180 phase is selected and transmitted as we use BPSK modulation.
the mismatch process is included in the simulation by selecting the mc process corner of the model, I could get some worst case with 40dB leakage by montecarlo simulation.
I'd guess this is either on an eval board / COB or at a
probe station. Neither one can be ignored as the sims
probably have been doing. Do you have de-embed
units, boards, etc. to validate your test setup, and
have done?
LO circuit activity may kick the ground enough to show
up in the output by the ground loop. Inductances on a
ground or power shared by LO and PA can be coupling
points. How well is this represented?