Surely process is an issue. However, if you want to use logic process to implement power mosfet, model is the first thing to check. Usually model parameters were based upon much smaller sized mosfet. So, ask TSMC before you go.
It depond on you requirement.
In fact, you can use large normal mosfet as power mosfet, such as 2A current. Some device use it even 4A.but the area is large.
The power MOSFET is used to high voltage and current application,
its size is larger than the normal one, and design rule is somewhat different from normal one.
Hi
The power MOSFET is used for high voltage and current application, the oxide thickness is different compare to standard submicron CMOS process. Power mosfet not meant for high frequency application
Typically high voltage transistors are discrete as they do not integrate well.
The highest voltage TSMC or UMC or Chartered will be about 40V tops (or +/- 20V) and these will be lateral LDMOS devices.
the very basic difference between two is that for power mosfet the gate oxide is thick and has high threshold voltage and can withstand high input voltage.
where as for normal mosfet,the gate oxide is thin and cannot withstand high voltage and gate oxide damages when high voltage is applied.
it is different structure between Power MOSFET and normal MOSFET, power MOSFET, for example LDMOS, VDMOS etc.
I think that the pcm file should give your the structure.
I have some basic question and hoping to be answered.
I going to use Mosfet "130NS04". View attachment STB130NS04ZB.pdf
The Header of the datasheets says:
-----------------------------------------------------------------
N-CHANNEL CLAMPED - 7 mΩ - 80A TO-220/D²PAK/TO-247
FULLY PROTECTED MESH OVERLAY™ MOSFET
-----------------------------------------------------------------
It is not written that its a power mosfet but as the current "Id" is large so i m assuming it a Power Mosfet. The symbol says that its an Enhancement type Mosfet. The important thing i wana know is....Does the current equation of simple Mosfet still applies to power mosfet or this mosfet? if not, what is the current equation then?
Also plz kindly explain that whats does MESH OVERLAY and CLAMPED means in this scenario,thanks
power MOS usually means the LDMOS in BCD process which can tolerate high voltage, HV MOSFETs are equipped with thick gate oxides and lowly doped drain/source implants to increase the voltage tolerance of the devices. This allows driving the maximum operating voltages to the limit of the process.
For your 025um - yes you can make it with maximum VDD 5-6V. Then it depends what aplication you want to use it for - if you drive inductive load you will experience large inductive kickback which might destroy your device. ALso the voltage spikes caused by it might be larger than breakdown voltages.
So yes you can do it but nobody will tell you how - it is guarded secret.....
I am going to join a research group of Noise and Reliabilty in University of Texas at Arlington. I will start my work with LDMOS. Please suggest me some good study material, books on LDMOS basics.