saqib.shah06
Junior Member level 2
- Joined
- Nov 29, 2009
- Messages
- 23
- Helped
- 0
- Reputation
- 0
- Reaction score
- 1
- Trophy points
- 1,281
- Location
- India
- Activity points
- 1,518
Hi Everyone,
I am trying to simulate a two stage opamp (NMOS input). I am not concerned about random offset (for now I am only trying to fix systematic offset). I have the following question:
If I size the MOSFETs "perfectly" so that the bias current is exactly split between the input pair, should I still get a systematic offset? I have attached a figure in the post for your reference. I have tied sizing the MOSFETs according to what the text book says. When I apply a CM voltage of 900 mV, my output transistor (NMOS load - MN4) still remains in triode region - could anybody please explain why this happening?
Thanks for any replies.
I am trying to simulate a two stage opamp (NMOS input). I am not concerned about random offset (for now I am only trying to fix systematic offset). I have the following question:
If I size the MOSFETs "perfectly" so that the bias current is exactly split between the input pair, should I still get a systematic offset? I have attached a figure in the post for your reference. I have tied sizing the MOSFETs according to what the text book says. When I apply a CM voltage of 900 mV, my output transistor (NMOS load - MN4) still remains in triode region - could anybody please explain why this happening?
Thanks for any replies.