Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
There are pros and cons. Possibly use NMOS since it might give you somewhat smaller area. Beware of leakage and noise and consider high-voltage (thick-oxide) devices instead of thin-oxide even though they will be larger.
I have used both, sometimes both at once, my primary
interest is what I can hide the bodies under (which bus
is local) and what the specific function wants decoupled
to/from. If you have a strong preference for the B/S/D
to be attached to power planes and the G to the point
of interest, the DC bias imposed by the return connection
and the p.o.i. will indicate what species of FET will be
properly biased there.
Attaching gate to power nets is often either a specific
no-no in ERCs, or just a way to get bit later on when
you're running antenna rules checks. So this may end
up forcing your hand.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.