Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

how to use 2 clock (PLL) cores simultaneously on Actel FPGA ProAsic3E A3PE1500

Status
Not open for further replies.

incisive29

Newbie level 6
Newbie level 6
Joined
Jun 17, 2010
Messages
13
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Visit site
Activity points
1,373
Hi
I am using actel's starter kit. with ProAsic3E A3P1500 PQ208 FPGA.
I have a program in which I am supposed to produce 3 clocks, one of 150MHz. 112.5MHz and 14.063MHz. Since i can't produce all three using one CCC core, I generated 112.5MHz and 14.603MHz in one core using CLA as hardwired and GLA and GLB as outputs for these clocks.

But the problem is I am not able to generate 150MHz using the second core. It gives an error in the designer that the fan out should be 1.
Hence I would like to know how to use 2 clock cores simultaneously?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top