How to implement an all-digital PLL on a FPGA board?

Status
Not open for further replies.

harsha44

Newbie level 3
Joined
Mar 25, 2007
Messages
4
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,313
Hi ppl,

I need to design an all digital PLL (ADPLL) to be incorporated into an SDR to generate the necessary clk signals. I need to know if its possible to implement an all-digital design on an FPGA board since the Digitally controlled oscillator(DCO) requires a high frequency clock to be fed to it. However, i need to generate the following signals using only a single 100MHz clock:
200MHz
300MHz
42.8MHz
21.4MHz
10.&MHz
0.1MHz

Since the DCO needs another clock signal to function , im in a real fix here since i have only one signal available to me : the reference frequency 100MHz.
Please suggest some way around this or any architecture suitable for FPGA design.
 

Status
Not open for further replies.

Similar threads

Cookies are required to use this site. You must accept them to continue using the site. Learn more…