Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
Below equations are used to check setup and hold time.
Setup time equation
1. Tcq + Tcomb< Tskew +T - Tsetup
Hold time equation
2. Tcq + Tcomb> Tskew + Thold
Setup check is done during synthesis after that it is done after every step of PNR. Hold check is normally done after Clock Tree Synthesis (CTS).
I am asking setup and hold check for source synchronous interface i.e. an interface where control or date signals are being synchronized first and send it to the interface. The answers above are for normal situation where there is no clock domain crossing happening. So the above answers are not for source synchronous interface for which the thread was started.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.