Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
the rule of thumb to prevent higher order mode is that the substrate height is less than lambda/10 at the highest operating frequency (I think also that the line width should be smaller than lambda/2, but I am not sure of this)
To check this I use the port solver of CST or HFSS to determine the higher order modes and if they will be excited by your ms line feed (e.g. SMA connector)
Do you know there is a software similar to Agilent ADS LineCalc for the determination of the frequency where high order mode exist when designing the microstrip?
I think that you should consider to microstrip line's cut-off frequency. Each mode, itself has a cut-off frequency and you can calculate yourself.
To illustrate,use HFSS or another simulation tool, simulate with the number of modes that you're interested in. After finishing, creat propagation constant report, you will have what you want to see.
You should keep the line narrower than 1/2 lambda. However, for practical design, a better guideline is to make sure that it is narrower than 1/4 lambda. This means that you need to watch both your highest frequency and your lowest impedance line, since it is the widest.
I saw a similar thread here: **broken link removed**
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.