Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
Tipically, contact/via measures are fixed. You must search contact conductancy value, inside its process parameters. You must distribute the current consumption among a given number of contacts, according with read conductancy per contact.
I high current application(or power MOS FET ). I aften let the MOS layout by finger type.and fill COs and VIAs in drain and source side. this can reduce the contact resistance .
The metal layer and uniform turn on is another important factor of high current MOS layout.
Don't forget to contact well the gate of your big mos! How do you plan to do that? Unit cell? 1 finger, 2 fingers? How many metal layers do you have? Connection to the pad to be think before starting your layout? Guardring?
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.