fixed point addition in verilog

Status
Not open for further replies.

student13

Newbie level 6
Joined
Jun 10, 2011
Messages
11
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,370
hello,

i need to implement fixed point signed addition of 16 bits at every clock edge for CORDIC algorithm. but the very first addition is overflowing, can anyone tell me how to correct overflow or the method to work with fixed point with overflow. i am using 1 sign bit, 1 integer bit, 14 fraction bits (Q2.14 format).
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…