clive.seguna@gmail.com
Newbie level 6
- Joined
- Jan 26, 2014
- Messages
- 11
- Helped
- 0
- Reputation
- 0
- Reaction score
- 0
- Trophy points
- 1
- Activity points
- 117
I am trying to produce a clean LVS and DRC.
According to my schematic, a PFET (non-isolated) transistor has its bulk connected to VDD. Therefore in the layout I have connected the bulk of the PFET device to VDD. Furthermore the p-substrate of the PFET device is connected to ground. According to the DRC rules, the p-substrate(connected to ground) must be tied to the bulk(connected to VDD) and hence a clean DRC is obtained. But on the other hand when I run the LVS is get a ”Power supply abort error”, due to the tie connection required by the DRC rules between bulk and p-substrate, Obviously due to the supply short between VDD (bulk) and GND(p-substrate).Introducing a GRLOGIC layer around the p-sub of the PFET device produces a clean DRC and does not generate the LVS “power supply abort” error.
I this stage I got stuck and I don`t know how to proceed further, because my design requires that the bulk input to be connected to VDD and not to be tied to ground as required by the DRC.
Can someone suggest how should i proceed.
Thanks.
According to my schematic, a PFET (non-isolated) transistor has its bulk connected to VDD. Therefore in the layout I have connected the bulk of the PFET device to VDD. Furthermore the p-substrate of the PFET device is connected to ground. According to the DRC rules, the p-substrate(connected to ground) must be tied to the bulk(connected to VDD) and hence a clean DRC is obtained. But on the other hand when I run the LVS is get a ”Power supply abort error”, due to the tie connection required by the DRC rules between bulk and p-substrate, Obviously due to the supply short between VDD (bulk) and GND(p-substrate).Introducing a GRLOGIC layer around the p-sub of the PFET device produces a clean DRC and does not generate the LVS “power supply abort” error.
I this stage I got stuck and I don`t know how to proceed further, because my design requires that the bulk input to be connected to VDD and not to be tied to ground as required by the DRC.
Can someone suggest how should i proceed.
Thanks.