Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Data Multiplexing using triStates?

Status
Not open for further replies.

Joyee

Junior Member level 3
Joined
May 26, 2001
Messages
26
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
185
As we know, data multiplexing is often applied and two main implementation methods are prevalent in FPGA of Xilinx, say Spartan. They are BUFT and the combination of MUX and LUT.

However, in practice, some expericense informs us that BUFT is not recommended due to its simulation mismatch and poorer performance. Also just for this, Synplify automatically translates a MUX into gates regardless of whether the use of 3-states has been specified.
Altera also declare they don't support internal tri-state but just emulate it by MUX.

Therefore, what I wonder is anybody has the successful case for the utilization of internal tristate. If somebody does have, could he or she remind me where should be paid more attention to during the utilization. (As for the second questions, I wonder the details except that such as one cycle that shutdown all tri-state gates should be inserted between one transaction and the other).

Thanks in advance!

Joyee
 

tri state buffer

I want to know that why you have to use tri state to implement mux?
 

I just try to implement my design by tri-state. If all mux can be implemented by LUTs and LUTs can play better performance than tri-state, why does Xilinx provide internal tri-state gates?
 

tri state

Use tri state, the bus can drive more fanout and is easy to implement . but as we write code, we rather use mux to implement the disign.
 

ok, I see. Thank you Armer
 

HI,

I NEED 8 WAY Analog Multiplexers
WHO have it and DOC?

THANKS
APSIM
 

Tristate may consume more power since they cannot be turn on and off at the same time. When more than one is on at the same time even if momentarily, there might be a path from power to ground which cause a lot of currrent to ground.

Actually, Intel library uses analog pass gate and a decoder to impliment mux. At the output, they have a couple of feedback buffers to keep charge from leaking and prevent noise also. This configuration is used in custome circuit design and keep the gate count and area to a minimum.
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top