There is a error when import my optimized design to icfb. Because of this error, i cant open verilog xl to do gate level simulation. need some idea's on this.
There is a error when import my optimized design to icfb. Because of this error, i cant open verilog xl to do gate level simulation. need some idea's on this.
Sorry for not including the error statement.
There is an error statement in icfb log file when i have import my optimized verilog design to icfb. There error statement is:
Verilog defination for module INVX1 was not found. Using lib 'silterra18' cell 'INVX1' view 'symbol' as its symbol
Because of this statement i cant open this verilog design file in verilog xl to do a gate level simulation.
Sorry for not including the error statement.
There is an error statement in icfb log file when i have import my optimized verilog design to icfb. There error statement is:
Verilog defination for module INVX1 was not found. Using lib 'silterra18' cell 'INVX1' view 'symbol' as its symbol
Because of this statement i cant open this verilog design file in verilog xl to do a gate level simulation.
Siva,
I've not used icfb etc. But looking at name of this INVX1, it is clear that it is an inverter. For plain Verilog sim, it is trivial to define it yourself and pass it as additional file to VXL.
1. When you read a verilog netlist into icfb, you need to define the reference library that contain the standard cell (e.g. INVX1).
2. You do not need to read the verilog netlist into icfb to do simulation. I think nobody does this. You just run you simulation outside icfb environment. What do you wish to achieve by reading the netlsit into icfb that you cannot achieve by not doing this step?