Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

ATA controller design in FPGA

Status
Not open for further replies.
vhdl pata interface

Now i have an important problem, which is how to design complex digital system
using Verilog HDL. If u have some referenece , please send to me :
mynamezyq(at)163.com

Thank u very much!!!
 

ide ata lba high low data sector mid

Cable 40 or Cable 80 is not the matter.

The value "0xff7f" is read to indicate the following two things:
1. You can't assign the correct register value. When you write, please make sure the bus is controlled by the host.
2. When you read, you must make sure you read from the bus controlled by the device.

I just wrote the some code about the ATA-7 and I can read the register value easily.

Suggest that you can use the IDE analysor to check your protocol.
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top