Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

ADF4110 PLL Reference Clock

Status
Not open for further replies.

ali ghafoor

Member level 4
Joined
Feb 11, 2011
Messages
69
Helped
1
Reputation
2
Reaction score
0
Trophy points
1,286
Activity points
1,779
Can I use a Sinewave Clock Reference of +10dBm with ADF4110 with no damage?? I have operated the PLL with 0 dBm Sine wave Reference Clock, that worked fine. What about +10dBm ??
 

Hi,

To answer your question i have to look inti datasheets.
Usually there are "absolute maximum rating" where the input voltage is specified.

What does the datasheet say?

Klaus
 

Datasheet provide maximum rating for CMOS REF clock... For positive cycle it is = 3.3V and for negative cycle it is = -0.3V....With +10 dBm sinewave, positive cycle is OK because peak walue is +1V. But i am confused with negative half cycle. -1V (peak in negative cycle) is out of the limit (-0.3 V)
 

Please notice that the Refclock input will be always AC coupled, means the input signal is centered to Vdd/2.
 
Why on earth do you want to put so much power into a PLL?
Most PLL's are senstitive on clock inputs. How about one or two resistors?
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top