A problem in a PLL circuit [hlp]

Status
Not open for further replies.

No one

Full Member level 5
Joined
May 11, 2005
Messages
287
Helped
4
Reputation
8
Reaction score
2
Trophy points
1,298
Activity points
3,425
Hello Everyone;
I have designed a fractional PLL circuit using ADF4156 of Analog Devices, but it has two problem:
1) It has two spurs about ±25kHz apart from the desired carrier that are about 20-30dBc below carrier.
2) It's lock time isn't good.
Please help me.
 

Please share the schematic design
What is the step size? Ref Oscillator frequency? If possible give us the complete details.
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…