Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to implement a second order sigma delta dac using fpga

Status
Not open for further replies.

bjwljh

Junior Member level 1
Joined
Sep 11, 2002
Messages
17
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
30
2nd order dac

I have read the articles from xilinx about implement sigam delt dac using
fpga,but it is only one order.Now I need to design a two order or higher
order sigma delta dac.
I implement the a second order imitating the structure of the article.But I
am confused when I simulate it.
For example ,if the dacin is ff(the maxvalue) according to my understand, the dacout should always be high level. But actually,the dacout changed periodly.
I guess the problem derives from the one bit feedback.Should the feedback value that add to the first order value and the second order value be different?
Can someone help me and give me some articles about the high sigma delta dac?
Thanks
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top