Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

What is the disadvantage of Folding??

Status
Not open for further replies.

vlsitechnology

Full Member level 5
Full Member level 5
Joined
Nov 1, 2007
Messages
263
Helped
21
Reputation
42
Reaction score
14
Trophy points
1,298
Activity points
2,837
Can anyone tell me what is the disadvantage of Folding in detail?
 

higher power; current both in folded branch and also in unfolded branch...
 

Can u please elaborate? so that i can understand clearly
 

Could u please tell me how the power increases? I think power remains same the only thing is delay decreases but i need the disadvantage of Folding......Can anyone tell me
 

When you describe folding... is this circuit folding like in a folded cascode op-amp or folded adc or are you talking about transistor folding?

Erm... well, for transistor folding I think for even gate count folding, you sometimes get diffusion gaps. You can probably claim higher complexity :p hahaha. I have no idea about the power increase though.

Are you saying that by folding we are increasing leakage or active power consumption?? I cannot imagine this so if you can point to relevant material, that would be great.

Thx.
 

I think the disadvantage of folding is the complexity of control. and the critical path enlarged!
 

I am sorry, I was thinking it is a folded adc or folded op amp when I said it will result in increase in power. I still argue that folding of standard transistor might result in a slight increase in the delay because of the extra parasitic caps and res associated with the routing between different diffusion gaps. However this delay might be compensated by the reduction in the gate resistance since you are reducing the gate size.

The routing complexity will be another disadvantage.
 

Quote: "I still argue that folding of standard transistor might result in a slight increase in the delay because of the extra parasitic caps and res associated with the routing between different diffusion gaps. However this delay might be compensated by the reduction in the gate resistance since you are reducing the gate size. "

Actually, this depends on how the folding was done and which parasitic cap/res will affect the output switching speed. If additional parasitic cap is added to say the source but output capacitance is reduced due to sharing of drain from folding, then you may find that it actually helps switching speed.

Added after 1 minutes:

By folding, gate size also doesn't change...
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top