Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Please explain difference between these two 2stag op-amps

Status
Not open for further replies.

yonzzan

Junior Member level 3
Junior Member level 3
Joined
Dec 12, 2006
Messages
26
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,522
61_1171645573.JPG


91_1171326283.gif


Added after 4 minutes:

On the first one, NMOS is connected to 1st stage while PMOS is connected to 1st stage in the second one. How does the change effect to this circuits?
 

Re: Please explain difference between these two 2stag op-amp

The 2nd stages of both opamp are Common Source (CS) stages. The could be NMOS or PMOS CS stage. So both will work.
 

Re: Please explain difference between these two 2stag op-amp

Hi yonzzan,
A switched-capacitor level-shifter is utilized in first cicuit in order to use nMOS transistor as the input devices of both stages (Since there are two pMOS trs. and three nMOS trs. stacked in the first stage, the output CM voltage of the first stage is usually much larger than Vtn (threshold voltage of nMOS device) but low enough for driving a pMOS as in the second diagram. However, if a folded-cascode structure is used as the first stage, this problem won't occur). This is due to the usual higher mobility => higher gm => higher speed of nMOS devices compared to their pMOS counterparts. However, in new low-voltage applications, let's say less than 1.2 V, no level shifter is required since the output voltage of the first stage would be suitable for an nMOS input device of the second stage. On the other hand, this special level shifter limits the use of this circuit to sampled-data applications, where the opamp works in one phase and resets in the other (switched cap. structures usually produce glitches if applied to continuous-time applications which is not tolerable in many applications).
BTW, it seems something is missing in the second circuit. No compensation cap. exists in this diagram! (maybe it is not sketched for simplification)

Regards,
EZT
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top