Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Figure of Merit for sizing P-MOS and N-MOS in Inverter circuit

Status
Not open for further replies.

aguntukbd

Newbie level 6
Joined
Jun 30, 2017
Messages
14
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
255
I am trying to design a basic circuit block of inverter (Analog circuit) in Cadence Virtuoso schematic in 22nm technology. It will be used for non-overlapping clock generator. I need to size the P-MOS and N-MOS. To choose a preliminary size, I can do parametric simulation of varying W with minimum L in DC analysis and transient analysis for desired delay. What figure of merit should I look into to choose the size? Should I look into DC analysis simulation where the graph (VTC) cuts the middle of input clock voltage for falling edge? Or is there any other way through simulation to decide for the sizes except going to the layout phase which comes later after full circuit simulation?
 

Mostly in technologies below 28nm, pmos and nmos are of similar strength. In that case, you can go with equal sizes for both. You can determine the inverter trip point either in DC or transient sim if you are interested. Based on that you can size pmos/nmos ratio to hit a precise vdd/2 trip point. Concerned about noise, then you should see what inverter size drives what size (i.e fan out) to keep the total noise including jitter amplification minimum.
 
Assuming for the moment that there is more than one
size of inverter and more than one application for an
inverting CMOS stage, the answer is obvious - know what
you want to achieve, and make it so.

Do you care about delay symmetry? layout area? Drive
strength and symmetry or deliberate asymmetry of that?

Asymmetric inverters from a common signal source are
a good way to make a nonoverlap clock. Alternate Hl
and lH inverters on one side, hL and Lh on the other, as
many times as it takes to reliably open the gap.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top