Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

a problem with the small LDO circuit?

Status
Not open for further replies.

huashizng

Newbie level 6
Joined
Oct 19, 2005
Messages
12
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,418
now I am designing a small LDO circuit, which is used to provides power supply to low voltage blocks in the chip. In this LDO circuit, power supply ranges from 6v---25v. the output voltage is 5.7v. the output voltage's tolerance may be 10%. the output stage is PMOS common source structure.if power supply>6.5v, the gain can reach 70db. when supply is 6v, because Vds of the regulator is very small, so it will operate in the linear region. at this time, the loop gain is very smll,for example -100db. but the output voltage is ok( still larger than 5.3v). what's the shortcoming? I don't know whether I can use this circuit???
because the size of the regulator transistor is large, i don't want to continue to increase the size. there is a outer 10u capacitor connected the ouput of LDO.
 

when the supply voltage is 6v, the gain must be bigger than -100dB

Of course you can use this circuit for the supply.
 

Why the gain must be bigger than -100db when the supply voltage is 6v??
In the 6v supply voltage, the gain is so small. what's the disadvantages it will cause? does the circuit also work well in the 6v power supply?
 

You regulator is already not regulating output voltage. The output is just open PMOS transistor in linear region. The output voltage will depend on loading current and VCC voltage (or PMOS Vgs). If it is acceptable for your application you can use this circuit.
 

huashizng said:
now I am designing a small LDO circuit, which is used to provides power supply to low voltage blocks in the chip. In this LDO circuit, power supply ranges from 6v---25v. the output voltage is 5.7v. the output voltage's tolerance may be 10%. the output stage is PMOS common source structure.if power supply>6.5v, the gain can reach 70db. when supply is 6v, because Vds of the regulator is very small, so it will operate in the linear region. at this time, the loop gain is very smll,for example -100db. but the output voltage is ok( still larger than 5.3v). what's the shortcoming? I don't know whether I can use this circuit???
because the size of the regulator transistor is large, i don't want to continue to increase the size. there is a outer 10u capacitor connected the ouput of LDO.

Just Curious.... the loop gain is minus 100dB (-100dB) when Vin is 6V?

Scottie
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top