Using multiple memory blocks generated by coregen

Status
Not open for further replies.

ehsan_iut

Junior Member level 1
Joined
Jun 22, 2007
Messages
17
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
Singapore
Activity points
1,395
I have written a VHDL module that uses a distributed memory core generated by coregen. In a larger design, I need to use four replicas of that module. What I did was simply instantiated that module four times. However, I need to initialize the inside memory cores with different input files. The problem is that only one xco file is generated which refers to one init file. Does anyone have any idea if I can use my module with different memory contents?
 

I think that you have no other choice than to generate multiple cores (or not to use cores at all).
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…