Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

system and sampling clock for modultor

Status
Not open for further replies.

amitk3553

Advanced Member level 4
Joined
Jul 20, 2012
Messages
117
Helped
2
Reputation
4
Reaction score
2
Trophy points
1,298
Location
DELHI, INDIA
Activity points
1,982
Hello sir/mam,

if buffer size is of 32 bits.Further we are using shift register and this register is actually connected to guassian multipliers.


If data(32 bits) is entered into buffer at positive edge of CLK_IN = 1 Mhz, then clock(SAMPLE_CLK_IN) at which data is entered in shift register or in Guassian filter(32 bits are processed in Gaussian filter one by one) must be 32 times faster than ClK_IN,Is this right approach ?

Or we use SAMPLE_CLK_IN double of CLK_IN(1 Mhz) means 2 Mhz,then How would we synchronise CLK_IN with SAMPLE_CLK_IN??

According to my understanding SAMPLE_CLK_IN should be 32 times( 32Mhz ) if CLK_IN = 1Mhz.Please clarify this.

Please tell me that what would be relative values of CLK_IN, SAMPLE_CLK_IN, SYMBOL_CLK_IN according to u....

PLAESE RESPOND.
THANKS IN ADVANCE.



Regards
Amit Shandilya
DELHI
INDIA
8587833307
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top