Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] phase margin folded cascode

Status
Not open for further replies.

paramis

Member level 2
Joined
May 28, 2012
Messages
43
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,286
Activity points
1,571
Hi all,
this is my result from simulation full differential folded cascode op-amp.
how can i measure phase margin ? from v(out+),v(out-) or v(out+,out-)?
I don't know why gain out+ or out- is less than (out+,out-)?
How can I cansel offset foldedcascode(input transistors are pmos)?
 

First of all in differential circuits, the differential output voltage gain is 6dB larger than each single ended output.

38 --> 44

If your circuit is fully differential, the phase-margin can be found from either by differential output or single ended ones. Both shoul give you the same phase margin.

You must not have offset in simulation. If you have, this means that you have systematic offset which is probabely due to imperfections in your CMFB design.
 
Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top