occasional power on wrong state of Xilinx virtex II FPGA

Status
Not open for further replies.
Until we get the project or code - there is little we can do to help
 

s_start and s_start_cmd generated by registers. same clock as for creating soft_start. clock frequency is 100MHz. Static timing analysis is OK.

Do you have any asynchronous set/reset for s_start or s_start_cmd?
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…