Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Minimizing area of current steering DACs for ~3mA current and 7or8 bit controls

Status
Not open for further replies.

sainiparvesh

Newbie level 6
Newbie level 6
Joined
Jul 1, 2009
Messages
14
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
noida
Visit site
Activity points
1,371
Hi,
For high speed circuits(>10Gbps) in tech. like 45nm or lower, we need to mirror current of the order of 3mA using programmable current steering DACs(which update at very low freq.) with the number of bits of the order of 7 or 8. Is it a good idea to have length of the main mirroring MOS of the order of 0.5um or even less with some cascade MOS with length 0.1um to save area? What else can be the smart ways to save area ?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top