hi,
i need to add my simulated core an input clock,with configurable jitter option...does someone know how to do it...?,or maybe have such a model...in verilog?
thanks,
bull
a global jitter is easy to generate,
to pass that test does not ensure your success, you should generate clock difference in different parts in your module
If there is a clock, for each cycly, the clock period is 0.001% longer than the expected and after 100's k cycles the period getting shorter ... it will cause some problems on the display controller..
Short term jitter is the jitter we normally defined
The jitter your need to consider depends on your application...