Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

ESD_protection_diode_in_CMOS_RFIC_process

Status
Not open for further replies.

GSarris

Member level 1
Member level 1
Joined
Mar 27, 2009
Messages
41
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,286
Location
Netherlands
Visit site
Activity points
1,616
Hello everyone,
I have one question again. I want to ESD protect an RFIC and i have to make the 2 input diodes that are gonna be connected from the input to the VDD and ground respectively. In order to make them from MOSFETS I have connected togetgher the source,gate, bulk which constitute the one terminal and the drain is the other one. When the input goes above/under the VDD/ground, the diodes are supposed to clamp the input to the appropriate rail (1.8 and 0V). Compared to an ideal one, the diode i made has a finite turn on time and after it turns on it settles at 2.4V and not 1.8 (this is a non zero Vforward right?). Can i optimize it in any way so that i get characteristics closer to the ideal ones? If yes in what direction should the appropriate dimensions (W,L and source drain area and periphery) to be oriented?. Thank you in advance
Georgios
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top