Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Cadence encounter via connection issue?????

Status
Not open for further replies.

crazzy_analog

Newbie level 2
Newbie level 2
Joined
Apr 17, 2013
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Visit site
Activity points
1,293
Hi,

I need a little help to define LEF technology file.
How can i distinguish several via define in the LEF file.
For example, i have DEFAULT via1 and also i have another via call fvia1 (fat via) which i can use for wide metal connection.
Currently i have always use DEFAULT via every connection that include power and ground connection.
Do i need to define different way to two different via that i have above?

Thanks
 

I usually do so. It is not able generate different vias even if there are defined VIA GENERATE rules in LEF file.
Funny thing is it's able generate matrix of vias to power routing but not use double via for signal wires.
 

I usually do so. It is not able generate different vias even if there are defined VIA GENERATE rules in LEF file.
Funny thing is it's able generate matrix of vias to power routing but not use double via for signal wires.

Thank you for reply and as you said that even if we have different design rule such as array via rule is different from regular via rule, i can not define the different rule?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top