Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

voltage reference buffer

Status
Not open for further replies.

noiseless

Full Member level 3
Joined
May 24, 2005
Messages
172
Helped
15
Reputation
30
Reaction score
6
Trophy points
1,298
Activity points
2,495
In the pipelined ADC, there needs Vref+ and Vref- voltage for the DAC. Because of the large number of stages, the caps load is huge for the reference voltage, which requires buffer for the quick settling. I have two questions about it.

1. All stages share only one reference buffer, or each stage use one. The reason is I concern the settling error caused by mismatch of the clock timing if only share one buffer. Otherwise will consume too many power

2. The reference voltage is usually generated by the transistor ladder. What kind of buffer people is usually used? I do not want to used unit gain buffer, for it high power consumption. Any other methods?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top