Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
Do you want to take into account parasitic resistance of source / drain metallization? (this can contribute as much as 50% or more to the total Rdson, and can also create problems like current density / electromigration, uneven current distribution over device area or pads/balls, etc.).
If yes - you need to use a specialized software tool that is designed to handle these layouts properly (two-dimensional meshing of complex metal shapes, fracturing of gates along gate width, treating the device in truly distributed manner, etc.).
If not - you can can just use SPICE simulation for your power transistor, but you will get only device resistance part, and will not see any of the effects / problems mentioned above.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.